Faculty

JKLU boasts a distinguished faculty body comprising experienced academics and industry professionals.
About

Dr. Gaurav Mani Khanal

Assistant Professor

Electronics Engineering

Institute of Engineering & Technology

Biography

Dr. Gaurav Mani Khanal is Assistant Professor in the Department of Electronics Engineering at the Institute of Engineering and Technology, JKLU. He has more than 5 years of teaching and research experience in India and Abroad. He completed PhD in Electronics Engineering with focus on Modelling, Fabrication and Application (system development) of novel nanoelectronics device (Memristor) for low power brain inspired electronics system design, from the University of Rome Tor Vergata, Rome, Italy. Dr. Gaurav have hands- on experience on electronics device modeling and circuit design using SPICE and digital system design and synthesis using VERILOG HDL.

Prior to joining the JKLU, he worked as Assistant Professor and Co-coradinator semiconductor research centre at Punjab Engineering College (Deemed to be University), Chandigarh, and also worked as post doctoral research fellow with Professor Gian Carlo Caradrillli’s The Hardware Architecture for Digital Signal Processing Lab located in the Department of Electronic Engineering of University of Rome Tor Vergata.

Dr. Gaurav has expertise in Memristor/Resistive switching device design, modeling, fabrication and characterization. He is an expert user of Spice tools for modeling of CMOS as well as beyond CMOS devices and circuits. He has published two books on VLSI design and has more than more than 12 research articles in the area of Memristor, VLSI design and novel nano-electronics and MEMS devices. He along with Semiconductor research centre team headed by Prof Arun Kumar Singh had organized two  7 days hands on workshops fully sponsored by SERB and DST GOI on Semiconductor devices design modeling, fabrication and characterization.

Recently his Project as (CO-PI) Titled “Memristor- FPGA hybrid hardware system for brain inspired analog computing” has received Funding from Ministry of Electronics & Information Technology (MeitY) under Chips to Start-up (C2S) programme. The project is in collaboration with Dr Arun Kumar Singh (PI) Professor and Co-coordinator of Semiconductor Research Centre, Department of ECE, Punjab Engineering College, Chandigarh. Technical collaborators for the projects are Sankalp Semiconductor an HCL Tech Company and Professor Gian Carlo Caradrilli’s Hardware Architectures for Digital Signal Processing Lab, Department of Electronics Engineering, University of Rome “Tor Vergata”, Rome, IT. Duration: 5 years (Starting 2023) Total Amount: 81 Lakh INR

Read More

Education

  • University of Tor Vergata, Rome, Italy, 2017

    PhD

    Electronics Engineering

  • Polytechnic University of Turin, Italy, 2013

    Advance Master

    Major: Wireless Systems and Related Technology

  • Liverpool John Moores University U.K., 2010

    M.S.

    Major: Microelectronics and System Design

  • Bundelkhand University, 2006

    BTech

    Major: ECE

  • Brain Inspired Electronics System Design
  • Neuromorphic Engineering
  • Flexible and Sustainable Electronics Devices and Systems

  • Ayush Jain, Poonam Subudhi, Gaurav Mani Khanal, Deepak Punetha Simulation-Based Analysis of Environmentally Friendly Perovskite Solar Cells: Projecting 21.61% Efficiency with Lead-Free CsSn0.5Ge0.5I3 Phys. Status Solidi A 2400727 2024
  • Garg, Sahil and Sharma, Bhavuk and Khanal, Gaurav Mani and Kumar, Sanjeev and Gupta, Neena and Kasjoo, S. R. and Song, Aimin and Singh, Arun K. MoS2 Self-Switching Diode-Based Low Power Single and Three-Phase Bridge Rectifiers IEEE Transactions on Nanotechnology 23 55-62 2023
  • S. Bansal, A. Das, K. Prakash, K. Sharma, G. M. Khanal, N. Sardana, S. Kumar, N. Gupta, and A. K. Singh, Bilayer Graphene/HgCdTe Heterojunction Based Novel GBn Infrared Detectors, Micro and Nanostructure Micro and Nanostructures 169 na 2022
  • P. Jain, K. Prakash, G. M. Khanal, N. Sardana, S. Kumar, N. Gupta, and A. K. Singh Quad-band Polarization Sensitive Terahertz Metamaterial Absorber Using Gemini-Shaped Structure Results in Optics 8 100254 2022
  • K. Prakash, S. Bansal, P. Jain, S. Garg, G. M. Khanal, S. Kumar, N. Gupta, S. R Kasjoo, A. K. Singh Thermoelectric rectification in graphene based Y-junction Micro and Nanostructures 167 207242 2022
  • Gian Carlo Cardarilli, Gaurav Mani Khanal*, Luca Di Nunzio, Marco Re, Rocco Fazzolari, Raj Kumar Memristive and memory impedance behavior in a photo-annealed ZnO–rGO thin-film device Electronics 9 (2) 287 2020
  • Silvestri, F., Acciarito, S., & Khanal, G. M. Relationship between mathematical parameters of modified Van der Pol oscillator model and ECG morphological features Int. J. Adv. Sci. Eng. Inf. Technol (Scopus) 9 601-608 2019
  • Khanal, G.M.; Acciarito, S.; Cardarilli, G.C.; Chakraborty, A.; Nunzio, L.D.; Fazzolari, R.;Cristini, A.; Re, M.; Susi,G Synaptic behaviour in ZnO–rGO composite thin film memristor Electronics Letter 53(2) 296-298 2017
  • Simone Acciarito, Gian Carlo Cardarilli, Alessandro Cristini, Luca Di Nunzio, Rocco Fazzolari, Gaurav Mani Khanal, Marco Re, Gianluca Susi Hardware design of LIF with latency neuron model with memristive STDP synapses Integration the VLSI Journal 59 81-89 2017

S.No. Title with Page Nos. and Date of Publication Type of Book & Authorship Publisher & ISSN/ISBN No.
1 Advanced VLSI Technology: Technical Questions with Solutions River Publishers Series in Circuits and Systems, Denmark May 2020 For competitive exam and interview ISBN-10: 877022174X,
ISBN-13: 9788770221740
2 Basic VLSI Design Technology: Technical Questions and Solutions River Publishers Series in Circuits and Systems, Denmark May 2020 For competitive exam and interview ISBN-10: 8770221588,
ISBN-13: 978-8770221580

  • S. Garg, B. Sharma, G. M. Khanal, N. Gupta, R. Syal, S. Kumar, S. R.- Kasjoo, and A. K. Singh Simulation of MoS2 based Asymmetric Nanochannel rectifier IEEE NANO 2022
  • Acciarito, S., Cristini, A., Di Nunzio, L., Khanal, G. M., & Susi, G. An a VLSI driving circuit for memristor-based STDP IEEE Conference on Ph. D. Research in Microelectronics and Electronics (PRIME) 1-4 2016
  • Khanal, Gaurav Mani and Cardarilli, GianCarlo and Chakraborty, Abhishek and Acciarito, Simone and Mulla, Mohammad Yusuf and Di Nunzio, Luca and Fazzolari, Rocco and Re, Marco A ZnO-rGO composite thin film discrete memristor IEEE International Conference on Semiconductor Electronics (ICSE) 129-132 2016
  • Silvestri, F., Acciarito, S., Cardarilli, G. C., Khanal, G. M., Nunzio, L. D., Fazzolari, R., & Re, M.FPGA Implementation of a Low-power QRS extractor LNEE series, Springer, Cham (Scopus) Applications in Electronics Pervading Industry, Environment and Society 512 9-15 2017
  • Acciarito, S., Cardarilli, G. C., Khanal, G. M., Matta, M., Re, M., Silvestri, F., & Simone, Digital Architecture of Next Generation Spacecraft Tracker Based on Wideband DOR LNEE series, Springer, Cham (Scopus) Applications in Electronics Pervading Industry, Environment and Society 512 17-24 2017
  • Acciarito, S., Giardino, D., Khanal, G. M., Re, M., Silvestri, F., & Sergio, S. FPGA Implementation of a Channelizer with 2048 Channels utilizing USRP-SDR platform for satellite communication LNEE series, Springer, Cham (Scopus) Applications in Electronics Pervading Industry, Environment and Society 512 25-31 2017
  • Khanal, G. M, Acciarito, S., Cardarilli, G. C., Chakraborty, A., Nunzio, L. D., Fazzolari, R., ... & Re, M. ZnO-rGO composite thin film resistive switching device: emulating biological synapse behavior. LNEE series, Springer, Cham (Scopus) Applications in Electronics Pervading Industry, Environment and Society 429 117-123 2016
  • Acciarito, S., Cardarilli, G.C., Di Nunzio, L., Fazzolari, R., Khanal, G.M., Re, M. Compressive Sensing Reconstruction for Complex System: A Hardware/Software Approach LNEE series, Springer, Cham (Scopus) Applications in Electronics Pervading Industry, Environment and Society 429 192-200 2016

  • Introduction to Electrical and Electronics Engineering
  • VLSI Design (Analog and Digital)
  • Embedded Systems and IoT

  • CMOS VLSI Design and Technology
  • Reconfigurable Electronics system Design
  • Neuromorphic Engineering and Computing
  • Novel Electronics Devices for Future Electronics System Design

  • Assistant Professor JK Lakshmipat University, Jaipur June 2023 Ongoing
  • Assistant Professor (On 3 Year Tenure Contract) Punjab Engineering College (Deemed to be University), Chandigarh January 2020 May 2023
  • Researcher Electronics Engineering DSP-VLSI Lab, Department of Electronics Engineering, University of Rome Tor Vergata, Rome, Italy December 2018 December 2019 Research and Development of Novel Nano device "Memristor" and It's application for development of Electronics synapses and Adaptive analog circuits.
  • Head NITI Aayog's Atal Tinkering LabAtal Tinkering Lab @ Manava Bharati India Int. School Dehradun, India August 2017 April 2018
  • Assistant Professor Electronics Engineering Department of ECE LPU, Phagwara, India July 2011 July 2012

  • Placement committee member Institute of Engineering and Technology , JKLU Jaipur

  • Reviewer for Various IEEE International Conferences

  • Organizing committee member and C0-Chair Poster session 5th IEEE India Council International Subsections Conference (INDISCON 2024) August 22-24, 2024, Organised by PEC Chandigarh in association with IEEE India Council. INDISCON is a flagship annual international conference of the IEEE India Council organised by an IEEE Subsection in INDIA.
  • Organizing committee member DST-STUTI Hands on Training Program On Semiconductor Device Fabrication And Characterization 21 to 27 November, 2022. Physical hands-on workshop at Semiconductor Research Centre, PEC Chandigarh
  • Organizing committee member Week-long Advanced workshop on ‘Semiconductor Device Design, Fabrication and Characterization’ funded by the Science and Engineering Research Board (Department of Science and Technology) Government of India under ‘Accelerate Vigyan’ July 11 to 17, 2022, Physical hands-on workshop at Semiconductor Research Centre, PEC Chandigarh
  • Organizing committee member DST SERB workshop on "Funding Opportunities in Electronics Engineering", One day Workshop (Online) November 26, 2021.
  • Organizing committee member Online Short-Term Course on Nanotechnology for Electronic and Photonic Devices (NANODEV-2020) 12-July-2021 to 16-July-2021
  • Professor In Charge for Industry oriented talk by Mr. Akshay Tiwari, SoC Design Engineer, Intel India Pvt. Ltd, Topic Introduction to VLSI physical design and future scope. (Physical) Half-day session 4th March 2020

  • Co-Principal Investigator of Project Titled “Memristor- FPGA hybrid hardware system for brain inspired analog computing” Funded by Ministry of Electronics & Information Technology (MeitY) under Chips to Start-up (C2S) programme. The project is in technical collaboration with Snakalp Semiconductor an HCL Tech Company and Hardware Architectures for Digital Signal Processing Lab, Department of Electronics Engineering, University of Rome “Tor Vergata”, Rome, IT.
  • Duration: 5 year (Starting 2023) Total Amount: 85 Lakh INR

  • Best Paper Presenter Award IEEE International Conference on Semiconductor Electronics (ICSE2016), Kuala Lumpur, Malaysia 2016
  • Graduate Research Fellowship University of Rome Tor Vergata, Rome , Italy 2013
  • The Compagnia di San Paolo Fellowship Politecnico di Torino, Turin, Italy 2012
whatsapp icon